## **MOS RAMs** # MM4262/MM5262 2048-bit fully decoded dynamic random access read/write memory ### general description The MM4262/MM5262 is a fully decoded 2048 word by 1 bit dynamic read/write random access memory fabricated using National Semiconductor's proprietary silicon gate low threshold technology. All inputs except the clocks are TTL compatible. The output provides a current pulse allowing a large number of devices to be bussed together without compromising system performance due to capacitive loading. The current pulse output is converted to TTL levels by means of a sense amplifier. #### features | | MM4262 | MM5262 | | | |--------------------------------------|--------------|--------------|--|--| | <ul> <li>Fast access time</li> </ul> | 470 ns (max) | 365 ns (max) | | | | <ul> <li>Fast cycle time</li> </ul> | | | | | | Short Read | 565 ns (min) | 475 ns (min) | | | | Read/Write | 750 ns (min) | 635 ns (min) | | | | Write | 750 ns (min) | 635 ns (min) | | | | <ul> <li>Refresh cycle</li> </ul> | 1.0 ms | 2.0 ms | | | Low power Operating Standby MM4262 MM5262 MM9262 Power supplies +5.0V, +8.5V, -15V Low overhead circuits Fully decoded with internal memory address register System oriented design Bipolar compatible except for clocks Current sense output Chip Select for easy memory expansion Package 22 pin DIP (Cavity and Molded) Device protection All inputs and outputs protected against static charge ### applications - Core memory replacement - Mainframe memory - Buffer storage - Non-volatile memory using battery back up ### block and connection diagrams ### Dual-In-Line Package or MM5262D See Package 5 Order Number MM5262N See Package 17 ### recommended interface circuits CLOCK DRIVERS: MH0026 MH8808 SENSE AMPLIFIERS: LM167 LM168 DM7806/DM8806 ### absolute maximum ratings (Note 1) Voltage at Any Pin $V_{BB}$ + 0.3V to $V_{BB}$ = 27V (Note 16) Power Dissipation 1.0W Operating Temperature Range MM4262 (T<sub>CASE</sub>) MM5262 (T<sub>AMBIENT</sub>) -55°C to +125°C 0°C to +70°C -65°C to +150°C Storage Temperature Range Lead Temperature (Soldering, 10 seconds) dc electrical characteristics MM4262 ( $-55^{\circ}C \le T_{CASE} \le +125^{\circ}C$ , $V_{SS} = 5.0V \pm 0.25V$ , $V_{BB} - V_{SS} = 3.5V \pm 0.5V$ , $V_{DD} = -15V \pm 1.0V$ , unless otherwise noted) | PARAMETER | CONDITIONS | MIN | TYP<br>(Note 18) | MAX | UNITS | |----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------|------------------------------------------------|----------| | Inputs (Chip Select, Read/Write, Addresses, Data In) | (Notes 14, 15) | | | | | | Voltage<br>Logical "1" (V <sub>IH</sub> )<br>Logical "0" (V <sub>IL</sub> ) | | V <sub>SS</sub> 1.5<br>V <sub>SS</sub> 10 | | V <sub>55</sub> + 1.0<br>V <sub>55</sub> - 4.2 | v<br>v | | Current | $0 \le V_{IN} \le V_{SS}$ | | | 10 | μΑ | | Clock Inputs Voltage Logical "1" (V <sub>OH</sub> ) Logical "0" (V <sub>OL</sub> ) | | V <sub>SS</sub> 1:0<br>V <sub>DD</sub> 1.0 | | V <sub>SS</sub> + 1.0<br>V <sub>DD</sub> + 1.0 | v<br>v | | Current | V <sub>IN</sub> =16V | | | 50 | μΑ | | Outputs<br>Current<br>Logical "0" (I <sub>OL</sub> )<br>Logical "1" (I <sub>OH</sub> ) | (Note 15) V <sub>OUT</sub> = 0V V <sub>OUT</sub> = 1.2V, CS = 0.4V | | | 100<br>6.0 | μA<br>mA | | Leakage Current | $V_{OUT} = 1.8V, \ C\overline{S} = 0.4V$<br>$V_{OUT} = 0V, \ C\overline{S} = 3.5V$ | 500 | | 10 | μΑ | | Power Supply Current | { (Note 17)<br> T <sub>A</sub> = 25°C, V <sub>BB</sub> ~ V <sub>SS</sub> = 3.5V, V <sub>SS</sub> = 5.0V,<br> V <sub>DD</sub> = -15V, V <sub>OUT</sub> = 1.2V, Reading 1's at<br> T <sub>CYCLE</sub> = 750 ns | | 12 | 18 | mA | | (1 <sub>BB</sub> ) | Operating Standby (No Clocks) | | | 150<br>100 | Αų<br>Αų | ac electrical characteristics MM4262 (All times measured from 50% points, $t_r$ , $t_f \le 20$ ns, see ac test circuit and timing diagram, conditions under dc electrical characteristics apply.) | PARAMETER | CONDITIONS | MiN | TYP<br>(Note 18) | MAX | UNITS | |-----------------------------------------------------------------------|---------------------------|-----|------------------|-----|-------| | φ <sub>1</sub> Clock Pulse Width (T <sub>1PW</sub> ) | (Note 4) | 115 | 70 | | ns | | φ <sub>2</sub> Clock Pulse Width (T <sub>2PW</sub> ) | (Note 6) | 275 | 160 | 400 | ns | | φ <sub>3</sub> Clock Pulse Width (T <sub>3PW</sub> ) | (Note 8) | 110 | 60 | | ns | | φ <sub>1</sub> Clock to φ <sub>2</sub> Clock Delay (T <sub>12</sub> ) | (Note 5) | 110 | 60 | | ns | | φ <sub>2</sub> Clock to φ <sub>3</sub> Clock Delay (T <sub>23</sub> ) | (Note 7) | 65 | 10 | | ns | | φ <sub>3</sub> Clock to φ <sub>1</sub> Clock Delay (T <sub>31</sub> ) | (Note 9) | 75 | 40 | | ns | | Chip Select and Address Set<br>Up Time (T <sub>AS</sub> ) | | 100 | 60 | | ns | | Chip Select and Address Hold<br>Time (TAH) | | 110 | 50 | 1 | ns | | Read/Write Read Set Up Time<br>(T <sub>RWS3</sub> ) | | 85 | 30 | | ns | | Read/Write Read Hold Time<br>(TRWH3) | | 65 | 30 | | nş | | Read/Write Write Set Up Time<br>(T <sub>RWS1</sub> ) | | 95 | 30 | | ns | | Read/Write Write Hold Time (TRWD3) | | 25 | 0 | | ns | | Logical "1" Data In Set Up<br>Time (T <sub>DS1</sub> ) | (Note 10) | 180 | 60 | | ns | | Logical "0" Data In Set Up<br>Time (T <sub>DS2</sub> ) | (Note 10) | 75 | 30 | | ns | | Data In Hold Time (TDH1) | | 70 | 20 | | ns | | Read Access Time (TACC2) | | | 150 | 260 | ns | | Read Access Time (TACC1) | TACC1 = TAS + T12 + TACC2 | | 300 | 470 | ns | ### ac electrical characteristics (con't) MM4262 | PARAMETER | CONDITIONS | MIN | TYP<br>(Note 18) | MAX | UNITS | |--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|------------------|-----|-------| | Read Only Cycle (T <sub>SHORT/READ</sub> ) | (Note 11) | 565 | | | ns | | Read, Write, Read Modify Write<br>Cycle (T <sub>CYCLE</sub> ) | | 750 | | | ns | | Refresh Time | (Note 12) | | | 1.0 | ms | | Output Hold Time (TOH) | (Note 13) | 1000 | | | ns | | Chip Select, Address, Read/Write,<br>Data In, Data Out Capacitance (C <sub>X</sub> ) | $\begin{cases} (\text{Note 2}) \\ V_{BB} - V_{SS} = 3.5 \text{V}, V_{SS} = 5.0 \text{V} \end{cases}$ | | | 7.0 | рF | | $\phi_1$ Clock Capacitance (C $_1$ ) | V <sub>TEST</sub> = 5.0 V <sub>DC</sub> With | | | 50 | pF | | φ <sub>2</sub> Clock Capacitance (C <sub>2</sub> ) | ≤ 15 mV RMS at<br>f = 1 MHz | • | | 25 | pF | | φ <sub>3</sub> Clock Capacitance (C <sub>3</sub> ) | | | | 25 | pF | | Clock Rise/Fall Time | | İ | | 100 | ns | | Input Rise/Fall Time | | | | 50 | ns | dc electrical characteristics $_{MM5262}$ $_{0}^{\circ}C \leq T_{A} \leq +70^{\circ}C,~V_{SS}$ = 5.0V $\pm 0.25 V,~V_{BB}$ – $V_{SS}$ = 3.5V $\pm 0.5 V,~V_{DD}$ = -15V $\pm 1.0 V,~unless~otherwise~noted.$ | PARAMETER | CONDITIONS | MIN. | TYP<br>(Note 18) | MAX | UNITS | |---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------|------------------------------------------------|----------------| | Inputs<br>(Chip Select, Read/Write,<br>Addresses, Data In) | (Notes 14 and 15) | | | , , | | | Voltage<br>Logical "1" (V <sub>IH</sub> )<br>Logical "0" (V <sub>IL</sub> ) | | V <sub>SS</sub> - 1.5<br>V <sub>SS</sub> - 10 | | V <sub>SS</sub> + 1.0<br>V <sub>SS</sub> - 4.2 | \<br>V | | Current<br>Clock Inputs | 0V ≤ V <sub>IN</sub> ≤ V <sub>SS</sub> | | | 1.0 | μА | | Voltage<br>Logical ''1'' (V <sub>OH</sub> )<br>Logical ''0'' (V <sub>OL</sub> ) | | V <sub>SS</sub> - 1.0<br>V <sub>DD</sub> - 1.0 | | V <sub>SS</sub> + 1.0<br>V <sub>DD</sub> + 1.0 | v<br>v | | Current | V <sub>IN</sub> = -16V | | | 50 | μА | | Output<br>Current<br>Logical "0" (I <sub>OL</sub> )<br>Logical "1" (I <sub>OH</sub> ) | (Note 15) V <sub>OUT</sub> = 0V V <sub>OUT</sub> = 1.2V, CS = 0.4V | | | 100<br>6.0 | μA<br>mA | | Leakage Current | $V_{OUT} = 1.8V, \overline{CS} = 0.4V$<br>$V_{OUT} = 0V, \overline{CS} = 3.5V$ | 600 | | 10 | μA<br>μA | | Power Supply Current | (Note 17)<br>$T_A = 25^{\circ}\text{C}$ , $V_{BB} - V_{SS} = 3.5\text{V}$ , $V_{SS} = 5.0\text{V}$ , $V_{DD} = -15\text{V}$ , $V_{OUT} = 1.2\text{V}$ , Reading 1's at | | | | | | (I <sub>DD</sub> )<br>(I <sub>BB</sub> ) | UTCYCLE = 635 ns Operating Standby (No Clocks) | | 13 | 20<br>150<br>100 | mA<br>μΑ<br>μΑ | ac electrical characteristics MM5262 (All times measured from 50% points, $t_r$ , $t_f \leq 20$ ns, see ac test circuit and timing diagram, conditions under dc electrical characteristics apply.) | PARAMETER | CONDITIONS | MIN | TYP<br>(Note 13) | MAX | UNITS | |-----------------------------------------------------------|------------|-----|------------------|-----|-------| | φ <sub>1</sub> Clock Pulse Width (T <sub>1PW</sub> ) | (Note 4) | 95 | 70 | | ns | | φ <sub>2</sub> Clock Pulse Width (T <sub>2PW</sub> ) | (Note 6) | 240 | 160 | 400 | ns | | $\phi_3$ Clock Pulse Width (T <sub>3PW</sub> ) | (Note 8) | 100 | 60 | | ns | | $\phi_1$ Clock to $\phi_2$ Clock Delay (T <sub>12</sub> ) | (Note 5) | 90 | 60 | | ns | | $\phi_2$ Clock to $\phi_3$ Clock Delay (T <sub>23</sub> ) | (Note 7) | 50 | 10 | | ns | | $\phi_3$ Clock to $\phi_1$ Clock Delay (T $_{31}$ ) | (Note 9) | 60 | 40 | | ns | | Chip Select and Address Set Up<br>Time (T <sub>AS</sub> ) | | 80 | 60 | | ns | | Chip Select and Address Hold<br>Time (T <sub>AH</sub> ) | | 90 | 50 | | ns | | Read/Write Read Set Up Time<br>(Taws3) | | 70 | 30 | | ns | | Read/Write Read Hold Time<br>(T <sub>RWH3</sub> ) | | 65 | 30 | | ns | | Read/Write Write Set Up Time<br>(TRWS1) | | 75 | 30 | | ns | ### ac electrical characteristics (con't) MM5262 | PARAMETER | CONDITIONS | MIN | TYP<br>(Note 18) | MAX | UNITS | |--------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------|------------------|-----|-------| | Read/Write Write Hold Time<br>(T <sub>RWD3</sub> ) | | 25 | 0 | | ns | | Logical "1" Data In Set Up Time<br>(T <sub>DS1</sub> ) | (Note 10) | 120 | 60 | | ns | | Logical "0" Data In Set Up Time<br>(T <sub>DS2</sub> ) | (Note 10) | 60 | 30 | | ns | | Data In Hold Time (T <sub>DH1</sub> ) | | 50 | 20 | | ns | | Read Access Time (TACC2) | | ] | 150 | 195 | ns | | Read Access Time (TACC1) | TACC1 = TAS + T12 + TACC2 | | 300 | 365 | ns | | Read Only Cycle (T <sub>SHORT/READ</sub> ) | (Note 11) | 475 | | | ns | | Read, Write, Read Modify Write<br>Cycle (T <sub>CYCLE</sub> ) | | 635 | | | ns | | Refresh Time | (Note 12) | | | 2.0 | ms | | Output Hold Time (TOH) | (Note 13) | 1000 | | | ns | | Chip Select, Address, Read/Write,<br>Data In, Data Out Capacitance (C <sub>X</sub> ) | (Note 2)<br>V <sub>BB</sub> - V <sub>SS</sub> = 3.5V, V <sub>SS</sub> = 5.0V | | | 7.0 | рF | | φ <sub>1</sub> Clock Capacitance (C <sub>1</sub> ) | V <sub>TEST</sub> = 5.0 V <sub>DC</sub> With | | | 50 | pF | | $\phi_2$ Clock Capacitance (C <sub>2</sub> ) | ≤ 15 mV RMS at<br>. f = 1.0 MHz | | | 25 | pF | | $\phi_3$ Clock Capacitance (C $_3$ ) | 1.5 | | | 25 | pF | | Clock Rise/Fall Time | | | | 100 | ns | | Input Rise/Fall Time | | | | 50 | ns | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Capacitance is guaranteed by periodic testing. Note 3: Positive true logic notation is used: Logic "1" = most positive voltage level Logic "0" = most negative voltage level Note 4: $T_1pW$ , $\phi_1$ clock — used to change input logic address and chip select. Note 5: T<sub>12</sub>, interval between clock 1 and 2 - for decode. Note 6: T2PW, $\phi_2$ clock - cell access. Note 7: $T_{23}$ , interval between clock 2 and 3 - decision time. Note 8: T3PW, $\phi_3$ clock - write or refresh clock. Note 9: T<sub>31</sub>, write recovery time. Note 10: If a "1" is being written then data in must go high $T_{DS1}$ before the end of $\phi_2$ and remain in that state until $T_{DH1}$ after $\phi_3$ goes low. If a "0" is being written, data in must go low at least $T_{DS2}$ before $\phi_3$ , and remain in that state until $T_{DH1}$ after $\phi_3$ goes low. Note 11: For a short read cycle, $\phi_3$ may be inhibited and the next cycle may begin T<sub>23</sub> after $\phi_2$ . Note 12: Addresses $A_0$ through $A_4$ are the row addresses. To accomplish a refresh, at least one location in each row must be accessed during any 2 ms period for the MM5262 and 1 ms for the MM4262. The row will refresh when reading or writing with the chip disabled or enabled as long as $\phi_3$ is applied. Note 13: During a read cycle the output will remain valid until the next $\phi_1$ or $T_{OH}$ whichever is less. During a read modify write or write cycle the output will remain valid until $\phi_3$ time. Note 14: The chip is enabled when chip select is at a logic "0." Note 15: If a logic "1" (3.5V) is written, when it is read the output will source more than $600\mu A$ . Note 16: Under power turn on conditions care must be taken to insure that VBB is always the most positive potential in the system or large transient currents could result, causing permanent damage. Note 17: An approximate relationship for $I_{\mbox{\scriptsize DD}}$ is: $I_{DD\;max} = A \; \frac{T_{1PW}}{T_{CYC}} \; + \; B \; \frac{T_{2PW}}{T_{CYC}} \; + \; C \; \frac{1000\; ns}{T_{CYC}} \qquad \qquad \text{where:} \; A \; = \; 20 @ 25°C \quad A \; = \; 23 @ 0°C \quad A \; = \; 32 @ -55°C \\ B \; = \; 4.5 @ 25°C \quad B \; = \; 5.2 @ 0°C \quad B \; = \; 7.2 @ -55°C \\ C \; = \; 10 @ 25°C \quad C \; = \; 10 @ 0°C \quad C \; = \; 12 @ -55°C \\ \end{pmatrix}$ Note 18: Typical values for $T_A = 25^{\circ}C$ , $V_{SS} = 5.0V$ , $V_{BB} = 8.5V$ , and $V_{DD} = -15V$ . ### timing and operation The MM4262/MM5262 has four basic modes of operation: (1) read, (2) write, (3) read modify write and (4) refresh. Each, of these modes, is commonly used in memory systems. To make the timing and control considerations perfectly clear each mode will be discussed separately. #### **READ OPERATION** The read operation consists of reading previously stored data out of randomly selected address locations. The read operation may be performed in one of two ways. The first method is by use of the Read/Write control. As indicated in Figure 1, if the Read/Write input goes low, for at least the time specified by $T_{RWS3} + T_{RWH3}$ , the information will be read out of the selected memory location. The output will remain valid for $T_{OH(max)}$ or until the next $\phi_1$ clock pulse, whichever is less. The second method involves gating the $\phi_3$ clock pulse. A write operation can only occur when the $\phi_3$ clock is present. Thus by applying a logical "1" to the Read/Write control (write mode) and not applying the $\phi_3$ clock, the memory will read out information from the selected location. In other words the memory will be operating in the read mode. There are advantages in gating the $\phi_3$ clock. First, since $\phi_3$ clock is a high level signal, power will be reduced. Second, since in the read mode $\phi_3$ has been eliminated, $\phi_1$ may be applied after the $T_{23}$ delay. This will shorten the read cycle by the $T_{3PW}+T_{31}$ interval. The short read cycle is then: $T_{SHORT\ READ} = T_{CYCLE} - (T_{3PW} + T_{31})$ = (635 - 160) ns = 475 ns for MM5262 = (750 - 185) ns = 565 ns for MM4262 ### WRITE OPERATION The write operation consists of storing new information into randomly selected address locations. Just as in the case of the read mode, write may be performed by using the Read/Write control or by gating the $\phi_3$ clock. The $\phi_3$ clock is essential to the write operation and unless it is present, a write will not occur regardless of the state of the Read/Write control. ### READ MODIFY WRITE OPERATION The read modify write operation consists of reading information out of a randomly selected memory location and then writing new information into this same location. The important point to remember in understanding this mode is that information is always read out of the selected address location regardless of the state of the Read/Write control. In this sense, the Read/Write control may be thought of as a write inhibit control. Then, in the write mode, information will be output $T_{ACC2}$ after the leading edge of the $\phi_2$ clock and held until the start of the $\phi_3$ clock. The write operation procedes in a normal manner and new information, present on the Data In line, will be written into the selected memory location. If the Data In and Data Out lines are interfaced to a common data I/O bus, the $T_{23}$ interval must be increased a sufficient amount to transfer the read data onto the common I/O bus and to change the I/O bus to the new information to be written. This, of course, will increase $T_{CYC}$ by the same amount that $T_{23}$ is increased. #### REFRESH OPERATION Because the storage mechanism of a dynamic RAM is charge retention on a capacitor, and leakage paths exist, these capacitors must be recharged or "refreshed" periodically. For the MM5262 the maximum time between refresh intervals must be less than or equal to 2.0 ms. For the MM4262 the maximum refresh interval is 1.0 ms. The MM4262/MM5262 refreshes on a row basis. That is, when any location within a row is refreshed all locations in that row are refreshed. There are 32 rows in the RAM matrix, corresponding to addresses $A_0$ through $A_4$ . Refresh is accomplished within a row whenever the $\phi_3$ clock is applied. It does not matter if the memory is in read mode, write mode, selected or not selected. The most common method of refreshing the memory is to place $\overline{\text{CS}}$ at $\text{V}_{\text{IH}}$ and sequence the clocks through a normal read or write cycle with the $\phi_3$ clock applied. Note that if, during normal system operation, each row is written into or read out of at an interval of 2.0 ms (1.0 ms for the MM4262) or less, refresh is not required as a separate operation. Now that the four modes of operation have been defined a step by step description of a write cycle will serve to further clarify the operation of the MM4262/MM5262 RAM. Any cycle is initiated by the leading edge of the $\phi_1$ clock. For a device to be selected it must receive a $\phi_1$ clock and $\overline{\text{CS}}$ must be at $V_{\text{IL}}$ for the interval specified by $T_{\text{AS}}$ and $T_{\text{AH}}$ . Note that the $\phi_1$ clock must be applied to deselect a device also (see block diagram). When a device is not selected, the output buffer assumes a high impedance state and the input buffer inhibits input data. In addition to gating $\overline{CS}$ information into the device, the $\phi_1$ clock also gates in address information (see block diagram). Address inputs, $A_0$ through $A_{10}$ , must be stable for the interval specified by $T_{AS}$ and $T_{AH}$ . ### timing and operation (con't) Assuming the read/write operation is to be controlled by the Read/Write input, this input must be at VIH for an interval of TRWS1 prior to the trailing edge of $\phi_1$ clock, and remain at $V_{\rm IH}$ until $T_{RWD3}$ after the trailing edge of the $\phi_3$ clock. Note that if the Read/Write input is low, during the TRWS3 plus TRWH3 interval the write operation is internally inhibited, allowing only a refresh to occur. The $\phi_2$ clock gates the information corresponding to the selected address through the output buffer (see block diagram) to the Data Out pin. The delay from leading edge of the $\phi_2$ clock to valid data out is TACC2, Read Access Time. Note that even though the memory is in the write mode, data is being read out. Data out will remain valid only until the start of the $\phi_3$ clock, because Read/Write is at VIH. The actual write operation, as stated previously, is controlled by the $\phi_3$ clock. The amount of time Data In must be stable is dependent on whether a logical "1" or a logical "0" is to be written. If a logical "1" is to be written, Data In must be stable $T_{DS1}$ prior to the trailing edge of the $\phi_2$ clock and remain stable until TDH1 after the leading edge of the $\phi_3$ clock. If a logical "0" is to be written, Data In must be stable TDS2 prior to the leading edge of the $\phi_3$ clock and remain stable until $T_{DH1}$ after the leading edge of the $\phi_3$ clock. $T_{31}$ after the trailing edge of the $\phi_3$ clock another $\phi_1$ clock may be applied to initiate the next cycle. Note that if the next address location is in another device the $\phi_1$ clock must still be applied to deselect the current device. This becomes important when clock decoding is used to reduce power consumption in a memory system (see Application Note AN-86). ### ac test circuit and switching time waveforms NOTE: Shaded areas are "don't care" conditions. All times measured with t,, ti $\geq$ 20 ns FIGURE 1.